Gate Driver ICs with Closed-Loop Current Balancing Control for Parallel Connected IGBTs
Gate Driver ICs with Closed-Loop Current Balancing Control for Parallel Connected IGBTs
カテゴリ: 論文誌(論文単位)
グループ名: 【D】産業応用部門(英文)
発行日: 2022/11/01
タイトル(英語): Gate Driver ICs with Closed-Loop Current Balancing Control for Parallel Connected IGBTs
著者名: Masahiro Sasaki (Fuji Electric Co., Ltd.), Kazumi Takagiwa (Fuji Electric Co., Ltd.), Koji Yano (University of Yamanashi)
著者名(英語): Masahiro Sasaki (Fuji Electric Co., Ltd.), Kazumi Takagiwa (Fuji Electric Co., Ltd.), Koji Yano (University of Yamanashi)
キーワード: IGBT,parallel connection,current imbalance,gate driver ICs,closed-loop control
要約(英語): This study proposes a closed-loop current balancing control scheme for mitigating the current imbalance during switching intervals between IGBTs connected in parallel. The proposed control technique is based on a current balancing control scheme that utilizes a gate driver circuit, in which the output resistance can be varied using a segmented gate driver technique. Moreover, it reduces the current imbalance by minimizing the delay time difference between IGBTs connected in parallel.Gate driver ICs equipped with the closed-loop current balance controller is also proposed and fabricated using XFAB's 0.35 μm HV CMOS process. To verify the effectiveness of the closed-loop current balancing control, a multi-pulse switching test is conducted with a PCB test board comprising a simple chopper circuit with two parallel connected IGBTs rated at 600V and 90A. The test results reveal that the current balance controller determines and controls the output resistance of the gate driver ICs, thereby significantly reducing the current imbalance between parallel connected IGBTs during the switching transient.
本誌: IEEJ Journal of Industry Applications Vol.11 No.6 (2022)
本誌掲載ページ: 822-832 p
原稿種別: 論文/英語
電子版へのリンク: https://www.jstage.jst.go.jp/article/ieejjia/11/6/11_22003741/_article/-char/ja/
受取状況を読み込めませんでした
